flashprogrammerFPGA Project Status (01/22/2025 - 14:30:36)
Project File: flashprogrammerFPGA.xise Parser Errors: No Errors
Module Name: flashprogrammerFPGA Implementation State: Programming File Generated
Target Device: xc6slx9-2tqg144
  • Errors:
No Errors
Product Version:ISE 14.7
  • Warnings:
41 Warnings (36 new)
Design Goal: Balanced
  • Routing Results:
All Signals Completely Routed
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
All Constraints Met
Environment: System Settings
  • Final Timing Score:
0  (Timing Report)
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 228 11,440 1%  
    Number used as Flip Flops 228      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 224 5,720 3%  
    Number used as logic 206 5,720 3%  
        Number using O6 output only 134      
        Number using O5 output only 23      
        Number using O5 and O6 49      
        Number used as ROM 0      
    Number used as Memory 8 1,440 1%  
        Number used as Dual Port RAM 0      
        Number used as Single Port RAM 0      
        Number used as Shift Register 8      
            Number using O6 output only 4      
            Number using O5 output only 0      
            Number using O5 and O6 4      
    Number used exclusively as route-thrus 10      
        Number with same-slice register load 9      
        Number with same-slice carry load 1      
        Number with other load 0      
Number of occupied Slices 127 1,430 8%  
Number of MUXCYs used 44 2,860 1%  
Number of LUT Flip Flop pairs used 317      
    Number with an unused Flip Flop 121 317 38%  
    Number with an unused LUT 93 317 29%  
    Number of fully used LUT-FF pairs 103 317 32%  
    Number of unique control sets 15      
    Number of slice register sites lost
        to control set restrictions
56 11,440 1%  
Number of bonded IOBs 90 102 88%  
    Number of LOCed IOBs 90 90 100%  
Number of RAMB16BWERs 0 32 0%  
Number of RAMB8BWERs 0 64 0%  
Number of BUFIO2/BUFIO2_2CLKs 1 32 3%  
    Number used as BUFIO2s 1      
    Number used as BUFIO2_2CLKs 0      
Number of BUFIO2FB/BUFIO2FB_2CLKs 1 32 3%  
    Number used as BUFIO2FBs 1      
    Number used as BUFIO2FB_2CLKs 0      
Number of BUFG/BUFGMUXs 2 16 12%  
    Number used as BUFGs 2      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 1 4 25%  
    Number used as DCMs 1      
    Number used as DCM_CLKGENs 0      
Number of ILOGIC2/ISERDES2s 0 200 0%  
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 200 0%  
Number of OLOGIC2/OSERDES2s 0 200 0%  
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 16 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 0 2 0%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 2.99      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrentWed Jan 22 14:30:21 2025037 Warnings (36 new)7 Infos (7 new)
Translation ReportCurrentWed Jan 22 14:30:23 2025000
Map ReportCurrentWed Jan 22 14:30:27 2025008 Infos (0 new)
Place and Route ReportCurrentWed Jan 22 14:30:31 202504 Warnings (0 new)3 Infos (0 new)
Power Report     
Post-PAR Static Timing ReportCurrentWed Jan 22 14:30:32 2025004 Infos (0 new)
Bitgen ReportCurrentWed Jan 22 14:30:35 2025001 Info (0 new)
 
Secondary Reports [-]
Report NameStatusGenerated
ISIM Simulator LogOut of DateThu Jan 9 15:21:16 2025
WebTalk ReportCurrentWed Jan 22 14:30:35 2025
WebTalk Log FileCurrentWed Jan 22 14:30:36 2025

Date Generated: 01/22/2025 - 14:30:36